工业控制 | 能源技术 | 汽车电子 | 通信网络 | 安防监控 | 智能电网 | 移动手持 | 无线技术 | 家用电器 | 数字广播 | 消费电子 | 应用软件 | 其他方案

电路设计->音频电路图->其他音频电路图->Locked-sync sine generator cov

Locked-sync sine generator cov

作者:dolphin时间:2012-08-02

Abstract: This circuit synchronizes a sinewave output through three decades of frequency (20Hz to 20kHz) while maintaining low THD and constant amplitude.

A similar version of this article appeared in the September 18, 2009 issue of EDN magazine.Analog applications such as testing, calibration, and general system operation often require a sine waveform of accurate amplitude and frequency, with low total harmonic distortion (THD). Some applications demand that the generator of such waveforms have the ability to accurately synchronize the output with an external timing signal. Simple sinewave generators can offer various degrees of this performance, but maintaining low THD with constant amplitude is a problem, particularly if the output and the synchronization signal must remain locked through an extended range of frequencies.The circuit of Figure 1 can synchronize a sinewave output through three decades of frequency (20Hz to 20kHz) while maintaining low THD and constant amplitude (Table 1). The synchronizer IC (74HC4046) is a phase-locked loop (PLL) complete with VCO and phase/frequency detector. It has three internal phase detectors, but the one used here (number 2) has a frequency-capture range equal to that of the VCO frequency range (fMAX - fMIN).Figure 1. This 3-IC sinewave generator covers three frequency decades, provides low distortion, and can be synched to an external signal.A switched-capacitor lowpass filter (MAX297), whose cut-off frequency (by design) equals 1/50th of the clock frequency applied to it, has for signal input the same square wave used for the PLL feedback, and its clock input is attached to the VCO output. Because the clock and signal inputs always have a frequency ratio of 64, the input signal always falls within the filter bandpass. No input harmonics fall within this bandpass, because the ratio of FCLOCK to frequency is 50 for all of them. (For the lowest-possible (second) harmonic, the ratio is 32.)The fact that the filter's input signal is a square wave (with 50% duty cycle) helps this application, because a square wave contains only odd harmonics of the fundamental, and the lowest-frequency harmonic is the third, which is well within the filter's deep-attenuation range. Output amplitude and distortion over the frequency range are shown in Table 1.You can frequency-modulate the synchronization signal, but that entails a compromise between the synchronization tracking speed (or maximum modulation frequency and depth) and the frequency locking range, which is set by the PLL's lowpass filter components (R2, R3, and C2). Modulation speed is limited for the values shown, because those values are optimized for an extended-frequency locking range. More information, including a full data sheet for the MAX297, are available for download.Table 1. THD and Amplitude vs. frequency, for Figure 1 circuit

Frequency (Hz)THD (%)Amplitude (VRMS)
202.7751.470
502.6501.472
1002.5251.472
2002.2501.473
5001.0021.473
10000.1861.473
20000.2601.472
50000.3301.473
100000.4051.473
200000.0221.472



评论

技术专区